The sound chip - Introduction. ## @.1 A general description of the SN76489A sound chip has already been provided in appendix 7 in the first half of this manual. This section is concerned primarily with using that information in conjunction with the MTX assembler. An important point to note is that the MTX has no internal speaker. Sound output is directed through the television speaker, or as an option through the standard Hi Fi socket at the rear right of the MTX. Sound chip write only registers. ## @.2 Refering to Table 4, appendix 7 in the first half of this manual, it can be seen that the sound chip has eight write only registers. Each of these registers perform different functions as listed in the first half of this manual. (Page 242 - Table 4). An important point to note is that the sound chip requires a minimum transfer delay time of 32 microseconds between each data byte output to it. Sound I/O interface routines. ## @.3 All sound chip manipulation can be performed with ease using the following routines:- - 1) SOFF Switch off all existing sound. - 2) SETVOL Set sound channel volume. - 3) SETFRE Set sound channel frequency. The routines are listed below and are fully documented. The sound routines only require the use of the C register and DE register pair, which are unaffected after calling any sound routine. Minimum required timing delays of 32 microseconds are built ``` into all of the sound routines. CORE SOUND I/O SECTION PLEASE SEE ACCOMPANYING TEXT FOR FULLER DESCRIPTION OF HOW THESE ROUTINES WORK. (PART 1 OF THIS MANUAL - PAGES 239 TO 244 :INCLUSIVE) PARAMETERS ARE PASSED TO THE SOUND I/O ROUTINES VIA REGISTER ; AND THE DE REGISTER PAIR ONLY. :NO OTHER PARAMETERS ARE NEEDED. ; NO REGISTERS AFFECTED ON EXIT - VRAM READ/WRITE POINTERS :UNAFFECTED ON EXIT. UTILITY ROUTINE SOFF REQUIRES NO PARAMETERS AND WILL KILL ALL EXISTING SOUNDS WHEN CALLED. :REGISTER C. ;USED TO UPDATE SOUND REGISTERS 1, 3 AND 5, WHICH ARE THE ; ATTENUATION (VOLUME) CONTROLS FOR PURE SOUND CHANNELS 1, 2 AND ;3 RESPECTIVELY. THE BYTE SET UP IS AS BELOW :- ; CHANNEL HIGH NIBBLE LOW NIBBLE ***** 1 1 0 TO 15 2 2 0 TO 15 3 3 0 TO 15 ;TO UPDATE NOISE ATTENUATION (VOLUME) CONTROL HELD WITHIN SOUND REGISTER 7, USE THE BYTE SET UP FOR REGISTER C AS BELOW :- ; HIGH NIBBLE LOW NIBBLE 0 TO 15 THE FOUR BITS HELD IN THE LOW NIBBLE OF REGISTER C IS THE VOLUME :LEVEL UPDATE VALUE. ;ITS RANGE IS FROM O TO 15 INCLUSIVE. O IS THE LOWEST LEVEL = VOLUME OFF. 15 IS THE HIGHEST LEVEL = MAXIMUM VOLUME. ; IN BOTH OF THE ABOVE VOLUME CONTROL OPTIONS BIT 7 OF REGISTER ; IS IGNORED ;TO CARRY OUT A VOLUME LEVEL UPDATE, SET UP REGISTER C AS ; DESCRIBED ABOVE AND THEN CALL THE ROUTINE SETVOL ;EG :- LD C,£10 ; SELECT CHANNEL 1, VOLUME = OFF ``` ÿ ë ; PERFORM VOLUME LEVEL UPDATE SETVOL CALL RET ; REGISTER PAIR DE. USED TO UPDATE SOUND REGISTERS 0, 2 AND 4, WHICH ARE 10 BIT FREQUENCY CONTROL VALUES FOR CHANNELS 1, 2 AND 3 RESPECTIVELY. THE REGISTER PAIR BYTE SET UP IS AS FOLLOWS. | : | D BY | TE | E BYTE | | | |-----------|-------------|---------------|-------------|------------|--| | ; CHANNEL | HIGH NIBBLE | LOW NIBBLE | HIGH NIBBLE | LOW NIBBLE | | | 2 | | | | | | | 1 | 1 | (10 BIT VALUE | FOR CHANNEL | FREQUENCY) | | | : 2 | 2 | (10 BIT VALUE | FOR CHANNEL | FREQUENCY) | | | : 3 | 3 | (10 BIT VALUE | FOR CHANNEL | FREQUENCY) | | ; IN THE ABOVE OPTION BITS 2 AND 3 OF REGISTER D ARE IGNORED; THE TEN BIT FREQUENCY VALUE HAS A RANGE OF 0 TO 1023 INCLUSIVE.; O IS THE HIGHEST FREQUENCY VALUE. ;1023 IS THE LOWEST FREQUENCY VALUE. THE FREQUENCY IS CALCULATED BY THE FOLLOWING FORMULA :- FREQUENCY = (VALUE OF REF CLOCK IN HERTZ = 4,000,000 ) DIVIDED BY ( 32 TIMES 10 BIT FREQUENCY VALUE ABOVE) ; REGISTER PAIR DE HAVE ONE OTHER FUNCTION WHICH IS TO UPDATE THE ; NOISE CONTROL REGISTER 6. THE REGISTER PAIR BYTE SET UP IS AS ; FOLLOWS :- ; D BYTE E BYTE; HIGH NIBBLE LOW NIBBLE; HIGH NIBBLE LOW NIBBLE; 4 FB= 1 OR O NF1= 1 OR O NF0= 1 OR O FOR A FULLER DESCRIPTION OF FB, NF1 AND NFO PLEASE REFER TO APPENDIX 7 IN THE FIRST HALF OF THIS MANUAL. IN BOTH OF THE OPTIONS ABOVE BIT 7 OF REGISTER D IS IGNORED. TO PERFORM A FREQUENCY UPDATE, SET UP REGISTER PAIR DE AS DESCRIBED ABOVE AND THEN CALL THE ROUTINE SETFRE. ;EG :- LD DE,£11FF ;SELECT CHANNEL 1, FREQUENCY ;= £1FF (HEX), 511 (DECIMAL); CALL SETFRE ;PERFORM FREQUENCY UPDATE ;RETURN TO CALLING ROUTINE TO PERFORM A NOISE CONTROL REGISTER UPDATE SET UP REGISTER PAIR DE AS DESCRIBED ABOVE AND THEN CALL THE ROUTINE SETFRE. $\sharp$ EG :- LD DE,£4100 $\sharp$ SELECT NOISE CHANNEL, $\sharp$ WHITE NOISE OPTION, $\sharp$ NF1 = 0, NF0 = 0. ``` :PERFROM NOISE CHANNEL UPDATE CALL SETFRE :RETURN TO CALLING ROUTINE RET ÿ *ACTUAL SOUND ROUTINES SECTION FOLLOWS. ; SOFF -SWITCH OFF VOLUME ON ALL CHANNELS 8 :Save old BC register pair PUSH SOFF: BC :Select channel 1 LD C,£10 and set volume to 0 (Off) :Send sound control byte to CALL SETVOL :sound chip ;Select channel 2 LD C.£20 and set volume to 0 (Off) :Send sound control byte to CALL SETVOL :sound chip ;Select channel 3 LD C,£30 and set volume to 0 (Off) :Send sound control byte to CALL SETVOL ; sound chip ;Select channel 4 LD C,£40 ; and set volume to 0 (Off) :Send sound control byte CALL SETVOL :sound chip :Retreive old BC register pair POP BC ;Return to calling routine RET UPDATE VOLUME FOR ANY OF THE FOUR CHANNELS ;SETVOL- (SEE DESCRIPTION AT START OF CODE) 9 ÷ INPUT PARAMETER IN C ON ENTRY 3 NO REGISTERS AFECTED ON EXIT ROUTINE USES LOCAL TABLE VOLTAB TO PROVIDE CHIP I/O INTERFACE BYTES £00,£10,£30 VOLTAB: DB :(See description above) £50,£70 DB ;Save old Acc and flags SETVOL: AF PUSH :Save BC register pair PUSH BC :Save DE register pair PUSH DE :Save HL register pair PUSH HL ¥ :Convert sound volume range LD. A, C :value of 0 = off - 15 = max £OF AND ;to sound chip internal DEC Α :representation £OF AND :Manual part 1 - Page 240, ;table 1 ;Save new volume bit set up LD B, A ; in register B :Retreive original volume LD A, C ``` ``` SRL Α ;byte from register C and SRL A ;extract the channel number SRL Α at which the volume update SRL Α :is to occour LD HL, VOLTAB ;Then using the table VOLTAB LD E.A ;extract the corresponding LD D.O ;channel control bits used ADD HL, DE ; internally by the sound chip LD A, (HL) ;Add the new internally ADD A, B ; formated control bit set-ups ;together and set bit 7 OR £80 to form a correct format "'UPDATE ATTENUATOR BYTE' CALL SNDSUB ; Ouput sound byte to sound ; chip registers ÿ POP HL ;Retreive old HL register pair POP DF :Retreive old DE register pair POP BC ;Retreive old BC register pair POP AF ;Retreive old Acc and flags RET Return to calling routine # ; SETFRE- SET UP CHANNEL FREQUENCY OR UPDATE NOISE CHANNEL INPUT PARAMETER IN DE ON ENTRY ş NO REGISTERS AFFECTED ON EXIT ROUTINE USES LOCAL TABLE FRETAB TO PROVIDE CHIP I/O INTERFACE BYTES FRETAB: DB £00,£80,£0A0 DB £OCO,£OEO ; (See description above) SETFRE: PUSH AF :Save old Acc and flags PUSH BC ;Save BC register pair PUSH HL ;Save HL register pair PUSH DE ;Save DE register pair 3 L.D A, D ;Select high half of noise/ AND ; frequency control byte pair £70 ;Filter out any unwanted bits CP £40 ; and decide wether update ;noise register is to take ;place - in which case JF Z, NOISEC ; goto NOISEC (Noise Select) ;else drop through to SETFRO ; and perform frequency update SETFRO: SRL Α ;Extract the channel number SRL Α ;at which the frequency update SRL A :is to occour SRL Α ;Then using the table FRETAB LD E.A ;extract the corresponding ``` | | LD<br>LD<br>ADD<br>LD | D,O<br>HL,FRETAB<br>HL,DE<br>B,(HL) | channel control bits used; internally by the sound chip; and place the result in register B | |--------------|-----------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <del>,</del> | POP<br>PUSH | DE<br>DE | Retreive old frequency; control byte pair and extract; low 4 bits from 10 bit freq | | | LD<br>AND<br>ADD | A,E<br>£OF<br>A,B | ;value ;Add the previously saved ;channel select bit set up ;held in register B to ;produce correctly formatted ;'UPDATE FREQUENCY' first byte ;(See Manual part 1 - page ;242) | | p | CALL | SNDSUB | Ouput sound byte to sound; chip registers | | ;<br>SETFR1: | LD<br>SRL<br>RR<br>DJNZ<br>LD | B,£04<br>D<br>E<br>SETFR1<br>A,E | ;Now extract upper 6 bits of ;10 bit frequency value held ;in register pair DE and ;place into register A ready ;for output ;This will be the 'UPDATE ;FREQUENCY' second byte ;(See Manual part 1 - page ;242) | | | CALL | SNDSUB | ;Ouput sound byte to sound<br>;chip registers | | | JF | SETFIN | ;goto exit routine section | | ,<br>NOISEC: | LD AND SLA SLA LD LD AND LD AND SRL SRL | A, D 1 A A B, A A, E £01 C, A A, E £10 A | ;Extract FB = 1 or FB = 0 ;bit from register D and ;save in register B ;Extract NF1 and NFO from ;register E and save in ;A and C respectively | | | SRL<br>ADD<br>ADD<br>OR: | A<br>A,B<br>A,C<br>£OEO | ;Add together bit set-up; for FB, NF1 and NFO; leaving the result in A; Add sound chip internal; representation for noise; channel select bits to; produce correctly formatted; UPDATE NOISE SOURCE, control; byte (See Manual part 1 -; page 242) | | | CALL | SNDSUB | Ouput sound byte to sound; chip registers | |--------------|--------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | ;<br>SETFIN: | POP<br>POP<br>POP<br>RET | DE<br>HL<br>BC<br>AF | ;Retreive old DE register pair<br>;Retreive old HL register pair<br>;Retreive old BC register pair<br>;Retreive old Acc and flags<br>;Return to calling routine | | ;<br>SNDSUB: | ОИТ | (£06),A | ;Deliver sound byte to sound ;output port | | | IN | A,(£03) | ;Strobe sound byte at port 6<br>;into sound chip registers<br>;Return to calling routine | | | 4 Name 1 | | | Generating white noise and periodic noise. Refering to table 2 in the first half of this manual on page 241, it can be seen that selecting white/periodic noise is a simple matter of setting the FB bit to either 1 or 0 respectively, in the noise control byte, and using a section of code similar to that given below:- | 1) | LD | DE,£4000 | ;Select channel 4 (Noise<br>;control) - FB=O therfore | |----|------|----------|-----------------------------------------------------------------------| | | CALL | SETFRE | ;periodic noise<br>;Update noise channel<br>;register contents | | | RET | | Return to calling routine | | 2) | LD - | DE,£4000 | ;Select channel 4 (Noise<br>;control) - FB=1 therfore<br>;white noise | | | CALL | SETFRE | ;Update noise channel<br>;register contents | | | RET | | Return to calling routine | It can be seen in the above code that the noise control bits NFO and NF1 are both zero. Refering to table 3 on page 241 in the first half of this manual, it can be seen that NFO and NF1 relate to noise generator frequency control. In one special case though when NFO and NF1 are both equal to 1, noise output is directed through tone generator channel 3. This will allow you to envelope and modulate noise output as if it were pure sound.